1769国产一区二区三区_午夜顶级AAAAA片在线看_免费一区二区三区四区_五月丁香亚洲色婷婷

曙海教育集團(tuán)
上海:021-51875830 北京:010-51292078
西安:029-86699670 南京:4008699035
成都:4008699035 武漢:027-50767718
廣州:4008699035 深圳:4008699035
沈陽(yáng):024-31298103 石家莊:4008699035☆
全國(guó)統(tǒng)一報(bào)名免費(fèi)電話:4008699035 微信:shuhaipeixun或15921673576 QQ:1299983702
首頁(yè) 課程表 報(bào)名 在線聊 講師 品牌 QQ聊 活動(dòng) 就業(yè)
 
  RTL Synthesis(Design Synthesis)培訓(xùn)
   班級(jí)規(guī)模及環(huán)境--熱線:4008699035 手機(jī):15921673576( 微信同號(hào))
       每期人數(shù)限3到5人。
   上課時(shí)間和地點(diǎn)
上課地點(diǎn):【上海】:同濟(jì)大學(xué)(滬西)/新城金郡商務(wù)樓(11號(hào)線白銀路站) 【深圳分部】:電影大廈(地鐵一號(hào)線大劇院站)/深圳大學(xué)成教院 【北京分部】:北京中山學(xué)院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領(lǐng)館區(qū)1號(hào)(中和大道) 【沈陽(yáng)分部】:沈陽(yáng)理工大學(xué)/六宅臻品 【鄭州分部】:鄭州大學(xué)/錦華大廈 【石家莊分部】:河北科技大學(xué)/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協(xié)同大廈
最近開(kāi)課時(shí)間(周末班/連續(xù)班/晚班)
RTL Synthesis(Design Synthesis)培訓(xùn):2020年3月16日
   實(shí)驗(yàn)設(shè)備
     ☆資深工程師授課

        
        ☆注重質(zhì)量
        ☆邊講邊練

        ☆合格學(xué)員免費(fèi)推薦工作

        ☆合格學(xué)員免費(fèi)頒發(fā)相關(guān)工程師等資格證書(shū),提升您的職業(yè)資質(zhì)

        專(zhuān)注高端培訓(xùn)15年,端海提供的證書(shū)得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力
        得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

        ★實(shí)驗(yàn)設(shè)備請(qǐng)點(diǎn)擊這兒查看★
   最新優(yōu)惠
       ◆請(qǐng)咨詢客服。
   質(zhì)量保障

        1、培訓(xùn)過(guò)程中,如有部分內(nèi)容理解不透或消化不好,可免費(fèi)在以后培訓(xùn)班中重聽(tīng);
        2、培訓(xùn)結(jié)束后,授課老師留給學(xué)員聯(lián)系方式,保障培訓(xùn)效果,免費(fèi)提供課后技術(shù)支持。
        3、培訓(xùn)合格學(xué)員可享受免費(fèi)推薦就業(yè)機(jī)會(huì)。

  RTL Synthesis(Design Synthesis)培訓(xùn)
培訓(xùn)方式以講課和實(shí)驗(yàn)穿插進(jìn)行

課程描述:

第一階段 Design Compiler 1

Overview
This course covers the ASIC synthesis flow using Design Compiler Topographical / Graphical -- from reading in an RTL design (Verilog, SystemVerilog and VHDL) to generating a final gate-level netlist. You will learn how to read in your design file(s), specify your libraries and physical data, constrain a complex design for timing and floorplan, apply synthesis techniques using Ultra, compile to achieve timing closure and an acceptable congestion, analyze the synthesis results for timing and congestion, and generate output data that works with downstream layout tools.

You will verify the logic equivalence of synthesis transformations (such as Datapath optimizations and Register Retiming) to that of an RTL design using Formality. The course includes labs to reinforce and practice key topics discussed in lecture. All the covered commands and flows are printed separately in a 5-page Job Aid, which you can refer to back at work.

Objectives
At the end of this workshop the student should be able to:
  • Create a setup file to specify the libraries and physical data
  • Read in a hierarchical design
  • Constrain a complex design for timing, taking into account different environmental attributes such as output loading, input drive strength, process, voltage and temperature variations, as well as post-layout effects such as clock skew
  • Constrain multiple (generated) clocks considering Signal integrity analysis
  • Execute the recommended synthesis techniques to achieve timing closure
  • Analyze and Improve global route congestion
  • Perform test-ready synthesis
  • Verify the logic equivalence of a synthesized netlist compared to an RTL design
  • Write DC-Tcl scripts to constrain designs, and run synthesis
  • Generate and interpret timing, constraint, and other debugging reports
  • Understand the effect that RTL coding style can have on synthesis results
  • Generate output data (netlist, constraints, scan-def) that works with downstream physical design or layout tools

Course Outline

Unit 1
  • Introduction to Synthesis
  • Design and Technology Data
  • Design and Library Objects
  • Timing Constraints

Unit 2
  • Environmental Attributes
  • Synthesis Optimization Techniques
  • Timing Analysis

Unit 3
  • Additional Constraint Options
  • Multiple Clocks and Timing Exceptions
  • Congestion Analysis and Optimization
  • Post-Synthesis Output Data
  • Conclusion



第二階段 Design Compiler 2: Low Power

Overview
At the end of this one day, seminar based, workshop you will understand how to apply both traditional and UPF based power optimization techniques during RTL synthesis and scan insertion:

For single voltage designs, you will learn how to apply the 2 traditional power optimization techniques of clock gating and leakage power recovery, optimizing for dynamic power and leakage power respectively.

For multi-voltage or multi-supply designs, you will learn how to apply the IEEE 1801 UPF flow that uses a power intent specification which is applied to RTL designs. You will understand how to synthesize RTL designs for the required power intent and power-optimization requirements using top-down vs. hierarchical UPF methodologies. You will also learn how to insert scan chains to the synthesized netlist ensure that the gate level design does not have any multi-voltage violations, before writing out design data for Place and Route.

Objectives

At the end of this workshop the student should be able to:

  • Apply clock gating to a design at the RTL and gate level
  • Perform multi-stage, hierarchical, and power driven clock gating
  • Perform leakage optimization using multi Vt libraries
  • Restrict the usage of leaky cells
  • Specify power intent using UPF
  • Demonstrate flexible isolation strategy in UPF 2.0
  • Check for UPF readiness of library, reporting PG pins
  • State the purpose of SCMR attribute in library
  • Recognize tradeoff when using dual vs. single rail special cells
  • Correctly specify PVT requirements
  • State how the 6 special cells are synthesized
  • Describe supply net aware Always on Synthesis
  • Apply 2 key debugging commands in a UPF flow
  • Control voltage, power domain mixing when inserting scan chains
  • Allow/prevent the reuse of level shifters and isolation cells between scan and functional paths
  • Minimize toggle in functional logic during scan shifting
  • Validate SCANDEF information for place and route

Course Outline

  • Clock Gating
  • Leakage Power Optimization
  • Power Intent using IEEE 1801 UPF
  • Library Requirements
  • Synthesis with UPF
  • Power Aware DFT



第三階段 DFT Compiler

Overview
In this workshop you will learn to use DFT Compiler to perform RTL and gate-level DFT rule checks, fix DFT DRC rule violations, and to insert scan using top-down and bottom-up flows. The workshop explores essential techniques to support large, multi-million gate SOC designs including the bottom-up scan insertion flow in the logical (Design Compiler) domain. Techniques learned include: performing scan insertion in a top-down flow; meeting scan requirements for number of scan chains, maximum chain length and reusing functional pins for scan testing, inserting an On-Chip Clocking (OCC) controller for At-Speed testing using internal clocks; and using Adaptive Scan (DFTMAX) to insert additional DFT hardware to reduce the test time and the test data volume required for a given fault coverage.

Objectives
At the end of this workshop the student should be able to:
  • Create a test protocol for a design and customize the initialization sequence, if needed, to prepare for DFT DRC checks
  • Perform DFT DRC checks at the RTL, pre-DFT, and post-DFT stages
  • Recognize common design constructs that cause typical DFT violations
  • Automatically correct certain DFT violations at the gate level using AutoFix
  • Implement top-down scan insertion flow achieving well-balanced scan chains
  • Write a script to perform all the steps in the DFT flow, including exporting all the required files for ATPG and Place & Route
  • Develop a bottom-up scan insertion script for full gate-level designs to use Test Models at the top-level to improve capacity and runtime
  • Insert an On-Chip Clocking (OCC) controller to use for At-Speed testing with internal clocks
  • Modify a scan insertion script to include DFT-MAX Adaptive Scan compression

Course Outline

Unit 1
  • Introduction to Scan Testing
  • DFT Compiler Flows and Setup
  • Test Protocol
  • DFT Design Rule Checks

Unit 2
  • DFT DRC GUI Debug
  • DRC Fixing
  • Top-Down Scan Insertion
  • Exporting Files

Unit 3
  • High Capacity DFT Flows
  • On-Chip Clocking (OCC)
  • Multi-Mode DFT
  • DFT MAX

你懂的福利视频| 四虎影视库| 91麻豆精品国产高清在线| 精品视频在线观看免费| 青青青草影院 | 欧美爱色| 欧美a级成人淫片免费看| 精品美女| 国产视频一区二区在线观看| 国产网站免费| 99热精品在线| 午夜久久网| 久久国产一区二区| 日本久久久久久久 97久久精品一区二区三区 狠狠色噜噜狠狠狠狠97 日日干综合 五月天婷婷在线观看高清 九色福利视频 | 国产极品白嫩美女在线观看看| 成人免费网站视频ww| 好男人天堂网 久久精品国产这里是免费 国产精品成人一区二区 男人天堂网2021 男人的天堂在线观看 丁香六月综合激情 | 一本伊大人香蕉高清在线观看| 日本特黄一级| 日本特黄特色aaa大片免费| 久久国产一区二区| 黄色免费网站在线| 国产一区二区精品久| 青青青草视频在线观看| 成人免费一级毛片在线播放视频| 天天做日日爱夜夜爽| 日韩在线观看免费| 成人a大片高清在线观看| 中文字幕一区二区三区精彩视频 | 免费国产在线视频| 青青久在线视频| 欧美夜夜骑 青草视频在线观看完整版 久久精品99无色码中文字幕 欧美日韩一区二区在线观看视频 欧美中文字幕在线视频 www.99精品 香蕉视频久久 | 日本久久久久久久 97久久精品一区二区三区 狠狠色噜噜狠狠狠狠97 日日干综合 五月天婷婷在线观看高清 九色福利视频 | 国产视频一区二区在线观看| 日本久久久久久久 97久久精品一区二区三区 狠狠色噜噜狠狠狠狠97 日日干综合 五月天婷婷在线观看高清 九色福利视频 | 一本高清在线| a级精品九九九大片免费看| 日日夜人人澡人人澡人人看免| 国产网站免费在线观看| 日日夜夜婷婷| 青青青草视频在线观看| 美女免费黄网站| 日韩欧美一二三区| 欧美夜夜骑 青草视频在线观看完整版 久久精品99无色码中文字幕 欧美日韩一区二区在线观看视频 欧美中文字幕在线视频 www.99精品 香蕉视频久久 | 香蕉视频久久| 精品久久久久久综合网 | 色综合久久天天综线观看| 欧美一级视频免费观看| 日韩欧美一二三区| 成人免费一级纶理片| a级精品九九九大片免费看| 精品国产一区二区三区国产馆| 91麻豆精品国产自产在线观看一区| 国产伦精品一区三区视频| 日日日夜夜操| 亚洲精品影院久久久久久| 你懂的福利视频| 国产不卡高清在线观看视频| 亚洲天堂在线播放| 四虎影视库| 91麻豆高清国产在线播放| 日韩在线观看免费完整版视频| 免费的黄色小视频| 午夜激情视频在线观看| 毛片电影网| 日韩中文字幕一区二区不卡| 亚洲天堂一区二区三区四区| 青草国产在线| 国产国语在线播放视频| 国产一级强片在线观看| 九九精品在线播放| 国产不卡在线看| 色综合久久天天综合| 91麻豆国产福利精品| 欧美另类videosbestsex视频| 欧美a免费| 亚欧成人毛片一区二区三区四区| 天天做日日爱夜夜爽| 美女免费精品高清毛片在线视| 久久福利影视| 深夜做爰性大片中文| 精品久久久久久综合网 | 亚洲不卡一区二区三区在线 | 韩国三级视频在线观看| 午夜在线影院| 日本伦理黄色大片在线观看网站| 国产一区免费观看| 亚洲精品影院| 成人高清护士在线播放| 99久久网站| 久久国产精品自由自在| 精品国产一区二区三区免费| 国产一级强片在线观看| 一级毛片看真人在线视频| 日本久久久久久久 97久久精品一区二区三区 狠狠色噜噜狠狠狠狠97 日日干综合 五月天婷婷在线观看高清 九色福利视频 | 中文字幕97| 国产视频一区二区三区四区| a级黄色毛片免费播放视频| 韩国三级视频网站| 香蕉视频三级| 中文字幕Aⅴ资源网| 国产韩国精品一区二区三区| 一级女性全黄生活片免费| 国产不卡在线播放| 欧美激情一区二区三区在线播放| 国产一级强片在线观看| 色综合久久天天综合| 九九精品在线播放| 四虎影视库国产精品一区| 91麻豆精品国产综合久久久| 国产成人欧美一区二区三区的| 日韩avdvd| 日韩欧美一及在线播放| 久久国产一区二区| 超级乱淫黄漫画免费| 免费国产在线观看| 精品国产一区二区三区久久久蜜臀| 可以在线看黄的网站| 成人免费观看男女羞羞视频 | 国产视频一区二区在线播放| 日韩一级黄色| 天天做人人爱夜夜爽2020毛片| 国产精品自拍亚洲| 日本免费乱理伦片在线观看2018| 天天做日日爱夜夜爽| 精品久久久久久综合网 | 成人免费观看男女羞羞视频 | 国产91视频网| 国产一区二区精品久久91| 尤物视频网站在线观看| 欧美a级大片| 九九干| 日本在线不卡视频| 99久久网站| 午夜久久网| 一级毛片视频在线观看| 日韩在线观看视频免费| 亚洲 激情| 亚洲 国产精品 日韩| 国产亚洲精品aaa大片| 欧美国产日韩久久久| 欧美激情一区二区三区在线| 日韩在线观看视频黄| 国产一区二区精品久久| 高清一级片| 精品久久久久久综合网| 一级女性大黄生活片免费| 日韩专区亚洲综合久久| 日韩中文字幕一区二区不卡| 在线观看成人网 | 成人免费网站视频ww| 高清一级片| 免费的黄视频| 精品美女| 人人干人人草| 中文字幕一区二区三区 精品| 天天色色色| 97视频免费在线| 欧美夜夜骑 青草视频在线观看完整版 久久精品99无色码中文字幕 欧美日韩一区二区在线观看视频 欧美中文字幕在线视频 www.99精品 香蕉视频久久 | 国产成a人片在线观看视频| 精品视频在线观看一区二区 | 成人免费观看男女羞羞视频 | 亚欧成人乱码一区二区| 精品视频一区二区三区免费| 精品在线观看国产| 香蕉视频久久| 一级女性大黄生活片免费| 亚洲天堂免费| 尤物视频网站在线观看| 国产激情视频在线观看| 超级乱淫伦动漫| 欧美另类videosbestsex久久| 国产麻豆精品hdvideoss| 日韩在线观看视频免费| 亚洲爆爽| 国产一区精品| 国产视频一区在线| 黄色免费网站在线| 成人免费网站视频ww| 中文字幕一区二区三区 精品| 亚洲爆爽| a级黄色毛片免费播放视频| 美女免费精品高清毛片在线视| 日韩欧美一二三区| 九九干| 午夜久久网| 美女被草网站| 韩国三级视频在线观看| 欧美电影免费看大全| 黄色免费网站在线| 美女免费精品视频在线观看| 久久国产精品自由自在| 精品久久久久久免费影院| 国产91丝袜在线播放0| 日韩免费片| 亚洲精品影院| 欧美一区二区三区性| 日韩一级精品视频在线观看| 久草免费在线色站| 精品毛片视频|